# **3-bit Odd Parity Generator**

Let the input 3-bits be A, B, C

a)

### **State Diagram:**



### **State Table:**

| Current State\INPUT | 1       | 0       | ии      |
|---------------------|---------|---------|---------|
| S0                  | (\$1,1) | (\$0,0) | (\$0,1) |
| S1                  | (S2,1)  | (\$3,0) | (\$0,0) |
| S2                  | (S3,1)  | (\$3,0) | (S0,1)  |
| S3                  | INVALID | (\$3,0) | (SO,O)  |

### **Transition and Output Table:**

| tipat rabic.  |            |            |        |  |  |
|---------------|------------|------------|--------|--|--|
| Current State | Input      | Next State | Output |  |  |
| S0            | 0          | S0         | 0      |  |  |
| S0            | 1          | S1         | 1      |  |  |
| S0            | <i>u u</i> | S0         | 1      |  |  |
| S1            | 0          | S1         | 0      |  |  |
| S1            | 1          | S2         | 1      |  |  |
| S1            | <i>u u</i> | S0         | 0      |  |  |
| S2            | 0          | S2         | 0      |  |  |
| S2            | 1          | S3         | 1      |  |  |
| S2            | и и        | S0         | 1      |  |  |
| S3            | 0          | S3         | 0      |  |  |
| S3            | 1          | ERROR      | Х      |  |  |
| S3            | u u        | S0         | 0      |  |  |

### **Excitation Table:**

| Current State | Input | Next State / DFF | Output |
|---------------|-------|------------------|--------|
| S0            | 0     | S0               | 0      |
| S0            | 1     | S1               | 1      |
| S0            | u u   | S0               | 1      |
| S1            | 0     | S1               | 0      |
| S1            | 1     | S2               | 1      |
| S1            | u u   | S0               | 0      |
| S2            | 0     | S2               | 0      |
| S2            | 1     | S3               | 1      |
| S2            | u u   | S0               | 1      |
| S3            | 0     | S3               | 0      |
| S3            | 1     | ERROR            | Х      |
| S3            | и и   | S0               | 0      |

b)



## Circuit Diagram:

$$P = A \oplus (B \oplus C)$$

